# **GANDHI SCHOOL OF ENGINEERING**

### BHABANDHA, BERHAMPUR

#### PROPOSED WORK

# 3<sup>rd</sup> SEM SUBJECT- Th.3 - DIGITAL ELECTRONICS

### NAME OF FACULTY- PRABHAMAYEE ACHARYA

| SL NO.  | TOPICS                                            | NO OF      | PLANNING DATES | REMARKS |
|---------|---------------------------------------------------|------------|----------------|---------|
| CHAPTER |                                                   | PERIODS    |                |         |
|         |                                                   | ASSIGNED   |                |         |
|         |                                                   | BY SCTE&VT |                |         |
| 1       | Basics of Digital Electronics                     |            | 01 OCT 2021    |         |
|         | 1.1 Number System-Binary, Octal, Decimal,         | 12         | То             |         |
|         | Hexadecimal - Conversion from one system to       |            | 02 NOV 2021    |         |
|         | another number system.                            |            |                |         |
|         | 1.2 Arithmetic Operation-Addition, Subtraction,   |            |                |         |
|         | Multiplication, Division, 1's & 2's complement of |            |                |         |
|         | Binary numbers& Subtraction using                 |            |                |         |
|         | complements method                                |            |                |         |
|         | 1.3 Digital Code & its application & distinguish  |            |                |         |
|         | between weighted & non-weight Code, Binary        |            |                |         |
|         | codes, excess-3 and Gray codes.                   |            |                |         |
|         | 1.4 Logic gates: AND,OR,NOT,NAND,NOR,             |            |                |         |
|         | Exclusive-OR, Exclusive-NORSymbol, Function,      |            |                |         |
|         | expression, truth table & timing diagram          |            |                |         |
|         | 1.5 Universal Gates& its Realisation              |            |                |         |
|         | 1.6 Boolean algebra, Boolean expressions,         |            |                |         |
|         | Demorgan's Theorems.                              |            |                |         |
|         | 1.7 Represent Logic Expression: SOP & POS         |            |                |         |
|         | forms                                             |            |                |         |
|         | 1.8 Karnaugh map (3 & 4                           |            |                |         |

|   | Variables)&Minimization of logical expressions<br>,don't care conditions                                                                                                                                                                                                                                                                                                                                                                                                            |    |                                  |  |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----------------------------------|--|
| 2 | Combinational logic circuits<br>2.1 Half adder, Full adder, Half Subtractor, Full<br>Subtractor, Serial and Parallel Binary 4 bit adder.<br>2.2 Multiplexer (4:1), De- multiplexer (1:4),<br>Decoder, Encoder, Digital comparator (3 Bit)<br>2.3 Seven segment Decoder (Definition,<br>relevance, gate level of circuit Logic circuit, truth<br>table, Applications of above                                                                                                        | 12 | 03 NOV 2021<br>To<br>24 NOV 2021 |  |
| 3 | Sequential logic Circuits3.1 Principle of flip-flops operation, its Types,3.2 SR Flip Flop using NAND,NOR Latch (un<br>clocked)3.3 C I o c k e d SR,D,JK,T,JK Master Slave flip-<br>flops-Symbol, logic Circuit, truth table and<br>applications3.4 Concept of Racing and how it can be<br>avoided.                                                                                                                                                                                 | 12 | 25 NOV 2021<br>To<br>14 DEC 2021 |  |
| 4 | Registers, Memories & PLD4.1 Shift Registers-Serial in Serial -out, Serial- in<br>Parallel-out, Parallel in serial out and Parallel in<br>parallel out4.2 Universal shift registers-Applications.<br>4.3 Types of Counter & applications<br>4.4 Binary counter, Asynchronous ripple<br>counter (UP & DOWN), Decade counter.<br>Synchronous counter, Ring Counter.<br>4.5 Concept of memories-RAM, ROM, static<br>RAM, dynamic RAM,PS RAM<br>4.6 Basic concept of PLD & applications | 08 | 15 DEC 2021<br>To<br>27 DEC 2021 |  |

| 5 | A/D and D/A Converters                           | 07 | 28 DEC 2021 |  |
|---|--------------------------------------------------|----|-------------|--|
|   | 5.1 Necessity of A/D and D/A converters.         |    | То          |  |
|   | 5.2 D/A conversion using weighted resistors      |    | 03 JAN 2022 |  |
|   | methods.                                         |    |             |  |
|   | 5.3 D/A conversion using R-2R ladder (Weighted   |    |             |  |
|   | resistors) network.                              |    |             |  |
|   | 5.4 A/D conversion using counter method.         |    |             |  |
|   | 5.5 A/D conversion using Successive              |    |             |  |
|   | approximate method                               |    |             |  |
| 6 | LOGIC FAMILIES                                   | 09 | 04 JAN 2022 |  |
|   | 6.1 Various logic families &categories according |    | То          |  |
|   | to the IC fabrication process                    |    | 17 JAN 2022 |  |
|   | 6.2 Characteristics of Digital ICs- Propagation  |    |             |  |
|   | Delay, fan-out, fan-in, Power Dissipation ,Noise |    |             |  |
|   | Margin ,Power Supply requirement &Speed with     |    |             |  |
|   | Reference to logic families.                     |    |             |  |
|   | 6.3 Features, circuit operation &various         |    |             |  |
|   | applications of TTL(NAND), CMOS (NAND &          |    |             |  |
|   | NOR)                                             |    |             |  |

HOD Electronics & TC. Engg. Gandhi School of Engg. Berhampur (Gm.)

HOD